Part Number Hot Search : 
CSDA1DA AN6350 CM200 4HC373 MS470 D0ZB18DR PA1157 LB161
Product Description
Full Text Search
 

To Download M53230804CT0-C Datasheet File

  If you can't view the Datasheet, Please click here to try to view without PDF Reader .  
 
 


  Datasheet File OCR Text:
 www..com
DRAM MODULE
M53230804CY0/CT0-C
4Byte 8Mx32 SIMM
(4Mx16 base)
.com
DataSh
ee
Revision 0.0 June 1999
.com
DataSheet 4 U .com
www..com
DRAM MODULE
Revision History
Version 0.0 (June 1999)
* The 4th. generation of 64Mb DRAM components are applied for this module.
M53230804CY0/CT0-C
t4U.com
.com
DataSh
ee
.com
DataSheet4 U .com
www..com
DRAM MODULE
M53230804CY0/CT0-C EDO Mode 8M x 32 DRAM SIMM Using 4Mx16, 4K Refresh, 5V
GENERAL DESCRIPTION
The Samsung M53230804CY0/CT0-C is a 8Mx32bits Dynamic RAM high density memory module. The Samsung M53230804CY0/CT0-C consists of four CMOS 4Mx16bits DRAMs in TSOP packages mounted on a 72-pin glass-epoxy substrate. A 0.1 or 0.22uF decoupling capacitor is mounted on the printed circuit board for each DRAM. The M53230804CY0/CT0-C is a Single In-line Memory Module with edge connections and is intended for mounting into 72 pin edge connector sockets.
M53230804CY0/CT0-C
FEATURES
* Part Identification - M53230804CY0-C(4K cycles/64ms Ref, TSOP, Solder) - M53230804CT0-C(4K cycles/64ms Ref, TSOP, Gold) * Extended Data Out Mode Operation * CAS-before-RAS & Hidden Refresh capability * RAS-only refresh capability * TTL compatible inputs and outputs * Single +5V10% power supply * JEDEC standard PDpin & pinout * PCB : Height(1000mil), double sided component
PERFORMANCE RANGE
Speed -C50 -C60
tRAC
50ns 60ns
tCAC
13ns 15ns
tRC
84ns 104ns
tHPC
20ns 25ns
PIN CONFIGURATIONS
Pin 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 Symbol VSS DQ0 DQ18 DQ1 DQ19 DQ2 DQ20 DQ3 DQ21 Vcc NC A0 A1 A2 A3 A4 A5 A6 A10 DQ4 DQ22 DQ5 DQ23 DQ6 DQ24 DQ7 DQ25 A7 A11 Vcc A8 A9 RAS3 RAS2 NC NC Pin 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 Symbol NC NC Vss CAS0 CAS2 CAS3 CAS1 RAS0 RAS1 NC W NC DQ9 DQ27 DQ10 DQ28 DQ11 DQ29 DQ12 DQ30 DQ13 DQ31 Vcc DQ32 DQ14 DQ33 DQ15 DQ34 DQ16 NC PD1 PD2 PD3 PD4 NC Vss
PIN NAMES
Pin Name A0 - A11 Function Address Inputs Data In/Out Read/Write Enable Row Address Strobe Column Address Strobe Presence Detect Power(+5V) Ground No Connection
t4U.com
.com
W
DQ0-7, DQ9-16 DQ18-25, DQ27-34
DataSh
ee
RAS0 - RAS3 CAS0 - CAS3 PD1 -PD4 Vcc Vss NC
PRESENCE DETECT PINS (Optional)
Pin PD1 PD2 PD3 PD4 50NS NC Vss Vss Vss 60NS NC Vss NC NC
SAMSUNG ELECTRONICS CO., LTD. reserves the right to change products and specifications without notice.
.com
DataSheet 4 U .com
www..com
DRAM MODULE
FUNCTIONAL BLOCK DIAGRAM
M53230804CY0/CT0-C
DQ0 - DQ7 DQ0 DQ1 DQ2 DQ3 DQ4 DQ5 DQ6 DQ7
U0
RAS0/RAS2 47 CAS0 47 CAS1
RAS
LCAS
DQ0 DQ1 DQ2 DQ3 DQ4 DQ5 DQ6 DQ7 DQ9 - DQ16 DQ8 DQ9 DQ10 DQ11 DQ12 DQ13 DQ14 DQ15
U3
RAS
RAS1/RAS3
LCAS
UCAS
DQ8 DQ9 DQ10 DQ11 OE DQ12 DQ13 DQ14 W A0-A11 DQ15
UCAS
OE
W A0-A11
t4U.com
47 CAS2 47 CAS3
DQ18 - DQ25 DQ0 DQ0 DQ1 DQ1 RAS DQ2 DQ2 .com DQ3 DQ3 DQ4 DQ4 DQ5 DQ5 LCAS DQ6 DQ6 DQ7 DQ7 DQ27 - DQ34 U2 UCAS DQ8 DQ8 DQ9 DQ9 DQ10 DQ10 DQ11 DQ11 OE DQ12 DQ12 DQ13 DQ13 DQ14 DQ14 DQ15 W A0-A11 DQ15
RAS
DataSh
ee
LCAS
U5
UCAS
OE
W A0-A11
W A0-A11
Vcc 0.1 or 0.22uF Capacitor for each DRAM Vss To all DRAMs
.com
DataSheet4 U .com
www..com
DRAM MODULE
ABSOLUTE MAXIMUM RATINGS *
Item Voltage on any pin relative to VSS Voltage on VCC supply relative to VSS Storage Temperature Power Dissipation Short Circuit Output Current Symbol VIN, VOUT VCC Tstg Pd IOS
M53230804CY0/CT0-C
Rating -1 to +7.0 -1 to +7.0 -55 to +125 4 50 Unit V V C W mA
* Permanent device damage may occur if ABSOLUTE MAXIMUM RATINGS are exceeded. Functional operation should be restricted to the conditions as detailed in the operational sections of this data sheet. Exposure to absolute maximum rating conditions for intended periods may affect device reliability.
RECOMMENDED OPERATING CONDITIONS (Voltage referenced to VSS, TA = 0 to 70C)
Item Supply Voltage Ground Input High Voltage Input Low Voltage Symbol VCC VSS VIH VIL Min 4.5 0 2.4 -1.0*2 Typ 5.0 0 Max 5.5 0 VCC*1 0.8 Unit V V V V
*1 : VCC+2.0V at pulse width20ns, which is measured at VCC. *2 : -2.0V at pulse width20ns, which is measured at VSS.
DC AND OPERATING CHARACTERISTICS (Recommended operating conditions unless otherwise noted)
Symbol ICC1 Speed -50 -60 Dont care -50 -60 -50 -60 Dont care -50 -60 Dont care Dont care M53230804CY0/CT0 Min
-
Max 244 224 8 244 224 224 204 4 244 224 10 10 0.4
Unit mA mA mA mA mA mA mA mA mA mA uA uA V V
t4U.com
ICC2 ICC3 ICC4 ICC5 ICC6 II(L) IO(L) VOH VOL
.com
-10 -10 2.4 -
-
DataSh
ee
ICC1 : Operating Current * (RAS, CAS, Address cycling @tRC=min) ICC2 : Standby Current (RAS=CAS=W=VIH) ICC3 : RAS Only Refresh Current * (CAS=VIH, RAS cycling @tRC=min) ICC4 :Hyper Page Mode Current * (RAS=VIL, CAS cycling : tHPC=min) ICC5 : Standby Current (RAS=CAS=W=Vcc-0.2V) ICC6 : CAS-Before-RAS Refresh Current * (RAS and CAS cycling @tRC=min) I(IL) : Input Leakage Current (Any input 0VINVcc+0.5V, all other pins not under test=0 V) I(OL) : Output Leakage Current(Data Out is disabled, 0VVOUTVcc) VOH : Output High Voltage Level (IOH = -5mA) VOL : Output Low Voltage Level (IOL = 4.2mA) * NOTE : ICC1, ICC3, ICC4 and ICC6 are dependent on output loading and cycle rates. Specified values are obtained with the output open. ICC is specified as an average current. In ICC1 and ICC3, address can be changed maximum once while RAS=VIL. In ICC4, address can be changed maximum once within one EDO mode cycle time, tHPC.
.com
DataSheet4 U .com
www..com
DRAM MODULE
CAPACITANCE (TA = 25C, VCC=5V, f = 1MHz)
Item Input capacitance[A0-A11] Input capacitance[W] Input capacitance[RAS0/RAS2, RAS1/RAS3] Input capacitance[CAS0 - CAS3] Input/Output capacitance[DQ0-7, 9-16,18-25, 27-34] Symbol CIN1 CIN2 CIN3 CIN4 CDQ Min
-
M53230804CY0/CT0-C
Max 30 38 24 24 24 Unit pF pF pF pF pF
AC CHARACTERISTICS (0CTA70C, Vcc=5.0V10%. See notes 1,2.)
Test condition : Vih/Vil=2.6/0.8V, Voh/Vol=2.0/0.8V, output loading CL=100pF Parameter Random read or write cycle time Access time from RAS Access time from CAS Access time from column address CAS to output in Low-Z Output buffer turn-off delay from CAS Transition time(rise and fall) RAS precharge time RAS pulse width RAS hold time CAS hold time Symbol -50 Min Max Min 104 60 15 30 3 3 1 40 60 15 45 10 20 15 5 0 10 0 10 30 0 0 0 0 10 10 15 10 0 10 64 5 10 5 35 10K 45 30 10K 13 50 -60 Max Unit ns ns ns ns ns ns ns ns ns ns ns ns ns ns ns ns ns ns ns ns ns ns ns ns ns ns ns ns ns ns ms ns ns ns ns 3 9 9 8 8 7 4 9 3,4,10 3,4,5 3,10 3 6,12 2 Note
t4U.com
CAS pulse width RAS to CAS delay time RAS to column address delay time CAS to RAS precharge time Row address set-up time Row address hold time Column address set-up time Column address hold time Column address to RAS lead time Read command set-up time Read command hold referenced to CAS Read command hold referenced to RAS Write command set-up time Write command hold time Write command pulse width Write command to RAS lead time Write command to CAS lead time Data set-up time Data hold time Refresh period CAS setup time (CAS-before-RAS refresh) CAS hold time (CAS-before-RAS refresh) RAS to CAS precharge time Access time from CAS precharge
84 tRC 50 tRAC 13 tCAC 25 tAA 3 tCLZ 3 13 tCEZ 1 50 tT 30 tRP 50 10K tRAS 13 tRSH 38 tCSH 8 tCAS .com10K 20 37 tRCD 15 25 tRAD 5 tCRP 0 tASR 10 tRAH 0 tASC 8 tCAH 25 tRAL 0 tRCS 0 tRCH 0 tRRH 0 tWCS 10 tWCH 10 tWP 13 tRWL 8 tCWL 0 tDS 8 tDH 64 tREF 5 tCSR 10 tCHR 5 tRPC 28 tCPA
ee DataSh
.com
DataSheet 4 U .com
www..com
DRAM MODULE
AC CHARACTERISTICS (0CTA70C, Vcc=5.0V10%. See notes 1,2.)
Test condition : Vih/Vil=2.6/0.8V, Voh/Vol=2.0/0.8V, output loading CL=100pF Parameter Hyper page mode cycle time CAS precharge time (Hyper page cycle) RAS pulse width (Hyper page cycle) RAS hold time from CAS precharge W to RAS precharge time(C-B-R refresh) W to RAS hold time(C-B-R refresh) Output data hold time Output buffer turn off delay from RAS Output buffer turn off delay from W W to data delay W pulse width Symbol -50 Min 20 8 50 30 10 10 5 3 3 15 5 13 13 200K Max
M53230804CY0/CT0-C
-60 Min 25 10 60 35 10 10 5 3 3 15 5 15 15 200K Max
Unit ns ns ns ns ns ns ns ns ns ns ns
Note 11
tHPC tCP tRASP tRHCP tWRP tWRH tDOH tREZ tWEZ tWED tWPE
6,12 6
NOTES
1. An initial pause of 200us is required after power-up followed by any 8 RAS-only or CAS-before-RAS refresh cycles before proper device operation is achieved. 8. Either tRCH or tRRH must be satisfied for a read cycle. 9. These parameters are referenced to the CAS leading edge in early write cycles.
t4U.com
2. Input voltage levels are Vih/Vil. VIH(min) and VIL(max) are ref.com erence levels for measuring timing of input signals. Transi- 10. Operation within the tRAD(max) limit insures that tRAC(max) tion times are measured between VIH(min) and VIL(max) and can be met. tRAD(max) is specified as reference point only. If are assumed to be 5ns for all inputs. tRAD is greater than the specified tRAD(max) limit access time 3. Measured with a load equivalent to 2 TTL loads and 100pF. 4. Operation within the tRCD(max) limit insures that tRAC(max) can be met. tRCD(max) is specified as a reference point only. If tRCD is greater than the specified tRCD(max) limit, then access time is controlled exclusively by tCAC. 5. Assumes that tRCDtRCD(max). 6. This parameter defines the time at which the output achieves the open circuit and is not referenced for VOH or VOL. 7. tWCS is non-restrictive operating parameter. It is included in the data sheet as electrical characteristics only. If tWCStWCS(min), the cycle is an early write cycle and the data out pin will remain high impedance for the duration of the cycle. is controlled by tAA. 11. tASC6ns, Assume tT=2.0ns. 12. If RAS goes high before CAS high going, the open circuit condition of the output is achieved by CAS high going. If CAS goes high before RAS high going , the open circuit condition of the output is achieved by RAS going.
DataSh
ee
.com
DataSheet4 U .com
www..com
DRAM MODULE
READ CYCLE
M53230804CY0/CT0-C
tRC tRAS
RAS VIH VIL -
tRP
tCRP
CAS VIH VIL -
tCSH tRCD tRSH tCAS
tCRP
tRAD tASR
A VIH VIL -
tRAH
tASC
tRAL tCAH
COLUMN ADDRESS
ROW ADDRESS
tRCS
W VIH VIL -
tRCH tRRH
tWEZ tAA
t4U.com
tCEZ tOEZ tOEA
OE
VIH VIL -
.com
tOLZ tCAC tCLZ
DataSh
ee
DQ
VOH VOL -
tRAC OPEN
tREZ
DATA-OUT
Dont care Undefined
.com
DataSheet 4 U .com
www..com
DRAM MODULE
WRITE CYCLE ( EARLY WRITE )
NOTE : DOUT = OPEN
M53230804CY0/CT0-C
tRC tRAS
RAS VIH VIL -
tRP
tCSH tCRP
CAS VIH VIL -
tRCD tRAD
tRSH tCAS
tCRP
tASR
A VIH VIL -
tRAH
tASC
tRAL tCAH
COLUMN ADDRESS
ROW ADDRESS
tCWL tRWL tWCS
W VIH VIL -
tWCH tWP
t4U.com
OE
VIH VIL -
.com
tDS
DataSh
ee
tDH
DATA-IN
DQ
VIH VIL -
Dont care Undefined
.com
DataSheet4 U .com
www..com
DRAM MODULE
WRITE CYCLE ( OE CONTROLLED WRITE )
NOTE : DOUT = OPEN
M53230804CY0/CT0-C
tRC tRAS
RAS VIH VIL -
tRP
tCRP
CAS VIH VIL -
tCSH tRCD tRSH tCAS tCRP
tRAD tRAL tASR
A VIH VIL -
tRAH
tASC
tCAH
COLUMN ADDRESS
ROW ADDRESS
tCWL tRWL
W VIH VIL -
tWP
t4U.com
OE
VIH VIL -
tOEH .com tOED tDS tDH
DATA-IN
ee DataSh
DQ
VIH VIL -
Dont care Undefined
.com
DataSheet 4 U .com
www..com
DRAM MODULE
READ - MODIFY - WRITE CYCLE
M53230804CY0/CT0-C
tRAS
RAS VIH VIL -
tRWC
tRP
tCRP
CAS VIH VIL -
tRCD tRAD tRAH
tRSH tCAS
tASR
VIH VIL -
tASC
tCAH tCSH
A
ROW ADDR
COLUMN ADDRESS
tAWD tCWD
W VIH VIL -
tRWL tCWL tWP
tRWD
t4U.com
OE
VIH VIL -
tOEA
.com
tOLZ tCLZ tCAC tAA tRAC
VALID DATA-OUT
DataSh
ee
tOED tOEZ tDS tDH
VALID DATA-IN
DQ
VI/OH VI/OL -
Dont care Undefined
.com
DataSheet4 U .com
www..com
DRAM MODULE
HYPER PAGE READ CYCLE
M53230804CY0/CT0-C
tRASP
RAS VIH VIL o
tRP
tCSH tCRP
CAS VIH VIL -
tRHCP tHPC tCP tHPC tCAS tCP tHPC tCAS tCP tCAS
tRCD tCAS tRAD
tASR
A VIH VIL -
tRAH tASC
tCAH
tASC
tCAH
tASC
tCAH
COLUMN ADDR
tASC
tCAH
tREZ
ROW ADDR
COLUMN ADDRESS
COLUMN ADDRESS
COLUMN ADDRESS
tRRH tRCS
W VIH VIL -
tRCH tCPA tCAC tCAC tAA tAA .com tCPA tCPA tOCH tCAC tOEA tOEA tOEP tDOH
VALID DATA-OUT
t4U.com
OE VIH VIL -
tCAC tAA tCHO tOEP
tAA
DataSh
ee
tCAC tRAC
DQ VOH VOL -
tOEA tOEZ
VALID DATA-OUT VALID DATA-OUT
tOEZ
tOEZ
tOLZ tCLZ
VALID DATA-OUT
Dont care Undefined
.com
DataSheet 4 U .com
www..com
DRAM MODULE
HYPER PAGE WRITE CYCLE ( EARLY WRITE )
NOTE : DOUT = OPEN
M53230804CY0/CT0-C
tRASP
RAS VIH VIL o
tRP tRHCP
tCRP
CAS VIH VIL -
tHPC tRCD tCAS tRAD tCSH tASC tCP tCAS
o
tHPC tCP
tRSH tCAS
tASR
A VIH VIL -
tRAH
tCAH
tASC
tCAH
o o
tASC
tCAH
ROW ADDR.
COLUMN ADDRESS
COLUMN ADDRESS
COLUMN ADDRESS
tWCS
W VIH VIL -
tWCH
tWCS
tWCH tWP tCWL
o
tWCS
tWCH tWP tCWL tRWL
tWP tCWL
t4U.com
OE
VIH VIL -
.com o
o
DataSh
ee
tDS
DQ VIH VIL -
tDH
VALID DATA-IN
tDS
tDH
o
VALID DATA-IN
tDS
tDH
o
VALID DATA-IN
Dont care Undefined
.com
DataSheet4 U .com
www..com
DRAM MODULE
HYPER PAGE READ-MODIFY-WRITE CYCLE
M53230804CY0/CT0-C
RAS
VIH VIL -
tRASP tCSH tCRP tRSH tHPRWC tRCD tCAS tRAD tRAH tASR tASC
COL. ADDR
tRP
tCP tCAS tRAL tASC
COL. ADDR
tCRP
CAS
VIH VIL -
tCAH
tCAH
A
VIH VIL -
ROW ADDR
tRCS
W VIH VIL -
tCWL tWP tCWD tAWD tCPWD tOEA
tRWL tCWL tWP
tCWD tAWD tRWD tOEA tCAC tAA tRAC
OE
VIH VIL -
t4U.com
.com tOED tCAC tDH tAA tOEZ tDS
tOED tDH tOEZ tDS
DataSh
ee
DQ
VI/OH VI/OL -
tCLZ tOLZ
VALID DATA-OUT
tCLZ
VALID DATA-IN
tOLZ
VALID DATA-OUT
VALID DATA-IN
Dont care Undefined
.com
DataSheet 4 U .com
www..com
DRAM MODULE
HYPER PAGE READ AND WRITE MIXED CYCLE
M53230804CY0/CT0-C
tRASP
RAS VIH VIL READ(tCAC) READ(tCPA) WRITE READ(tAA)
tRP
tHPC tCP
CAS VIH VIL -
tHPC tCP tCP tCAS tASC
COL. ADDR
tHPC tCAS tASC tCAH
COL. ADDR
tRAD tASR tRAH tASC
tCAS tCAH
tCAS tCAH
tCAH
tASC
COLUMN ADDRESS
A
VIH VIL -
ROW ADDR
COLUMN ADDRESS
tRCS
W VIH VIL -
tRCH
tRCS
tRCH tWCS
tWCH
tRCH
tWPE
t4U.com
OE VIH VIL -
.com tWED
tCPA
tCLZ
DataSh
ee
DQ
VI/OH VI/OL -
tOEA tCAC tAA tRAC
tWEZ
tDH tWEZ
VALID
DATA-OUT
tDS
VALID DATA-IN
tAA
VALID DATA-OUT
tREZ
VALID DATA-OUT
Dont care Undefined
.com
DataSheet4 U .com
www..com
DRAM MODULE
RAS - ONLY REFRESH CYCLE*
NOTE : W, OE, DIN = Dont care DOUT = OPEN tRC
RAS VIH VIL -
M53230804CY0/CT0-C
tRP
tRAS tCRP tRPC tCRP
CAS
VIH VIL -
tASR
A VIH VIL -
tRAH
ROW ADDR
CAS - BEFORE - RAS REFRESH CYCLE
NOTE : OE , A = Dont care
t4U.com
RAS VIH VIL -
tRP tRPC tCP
CAS VIH VIL -
tRC .com tRAS
tRP
DataSh
ee
tRPC tCSR tCHR
tWRP
W VIH VIL -
tWRH
tCEZ
DQ VOH VOL -
OPEN
Dont care Undefined
* In RAS-only refresh cycle of 64Mb A-dile & B-die, when CAS signal transits from Low to High, the valid data may be cut off.
.com
DataSheet4 U .com
www..com
DRAM MODULE
HIDDEN REFRESH CYCLE ( READ )
M53230804CY0/CT0-C
tRC
RAS VIH VIL -
tRP
tRC tRAS
tRP
tRAS
tCRP
CAS VIH VIL -
tRCD
tRSH
tCHR
tRAD tASR
A VIH VIL -
tRAH
tASC
tCAH
COLUMN ADDRESS
ROW ADDRESS
tRCS
W VIH VIL -
tRRH
tWRH tWRP
tAA
t4U.com
OE
VIH VIL -
tOEA
.com
tOLZ tCAC tCLZ tRAC tOEZ
DATA-OUT
tCEZ tREZ tWEZ
DataSh
ee
DQ
VOH VOL -
OPEN
Dont care Undefined
.com
DataSheet4 U .com
www..com
DRAM MODULE
HIDDEN REFRESH CYCLE ( WRITE )
NOTE : DOUT = OPEN
M53230804CY0/CT0-C
tRC
RAS VIH VIL -
tRP
tRC tRAS
tRP
tRAS tCRP
tRCD
tRSH
tCHR
CAS
VIH VIL -
tRAD tASR
A VIH VIL -
tRAH
tASC
tCAH
COLUMN ADDRESS
ROW ADDRESS
tWCS
W VIH VIL -
tWRP tWCH tWP
tWRH
OE
VIH VIL -
t4U.com
DQ VIH VIL -
tDS .com tDH
DATA-IN
ee DataSh
Dont care Undefined
.com
DataSheet 4 U .com
www..com
DRAM MODULE
CAS-BEFORE-RAS REFRESH COUNTER TEST CYCLE
M53230804CY0/CT0-C
tRP
RAS
VIH VIL VIH VIL -
tRAS tCPT tCHR tRSH tCAS tRAL tASC tCAH
tCSR
CAS
A
VIH VIL -
COLUMN ADDRESS
READ CYCLE
W VIH VIL VIH VIL -
tWRP
tWRH
tAA tRCS tCAC
tRRH tRCH
OE
DQ
VOH VOL -
tCLZ
tOEA
tOEZ
DATA-OUT
tCEZ tREZ
tWEZ
t4U.com
WRITE CYCLE
W VIH VIL VIH VIL -
tWRP
tWRH
tRWL
.com tCWL
tWCS tWCH tWP
DataSh
ee
OE
tDS
DQ VIH VIL -
tDH
DATA-IN
READ-MODIFY-WRITE
tWRP
W VIH VIL -
tWRH
tRCS
tAWD tCWD tCAC tWP
tCWL tRWL
tAA tOEA
OE VIH VIL -
tOED tCLZ tOEZ tDS
tDH
DQ
VI/OH VI/OL VALID DATA-OUT VALID DATA-IN
Dont care Undefined
NOTE : This timing diagram is applied to all devices besides 64M DRAM based modules.
.com
DataSheet4 U .com
www..com
DRAM MODULE
CAS - BEFORE - RAS SELF REFRESH CYCLE
NOTE : OE, A = Dont care
M53230804CY0/CT0-C
tRP
RAS VIH VIL -
tRASS
tRPS
tRPC tCP tCSR tCHS
tRPC
CAS
VIH VIL -
tCEZ
DQ VOH VOL -
OPEN
W
VIH VIL -
tWRP
tWRH
t4U.com
TEST MODE IN CYCLE
NOTE : OE , A = Dont care
.com
tRC tRAS tRPC tCP tCSR tCHR tRPC
DataSh
tRP
ee
tRP
RAS VIH VIL -
CAS
VIH VIL -
tWTS
W VIH VIL -
tWTH
tCEZ
DQ VOH VOL -
OPEN
Dont care Undefined
.com
DataSheet 4 U .com
www..com
DRAM MODULE
PACKAGE DIMENSIONS
M53230804CY0/CT0-C
Units : Inches (millimeters)
4.250(107.95) 3.984(101.19) .133(3.38) R.062(1.57) .125 DIA.002(3.18.051)
.400(10.16) 1.000(25.40) .250(6.35) R.062.004(R1.57.10)
.080(2.03) .250(6.35)
.250(6.35) 3.750(95.25)
( Front view )
t4U.com
.com
( Back view )
Gold/Solder Plating Lead
0.150MAX (3.81MAX) .010(.25)MAX 0.125MIN (3.20MIN) .054(1.37) .047(1.19)
.050(1.27)
.041.004(1.04.10)
Tolerances : .005(.13) unless otherwise specified
NOTE : The used device is 4Mx16 DRAM, TSOPII DRAM Part No. : M53230804CY0/CT0 -- K4E641611C (400 mil)
.com
DataSheet 4 U .com


▲Up To Search▲   

 
Price & Availability of M53230804CT0-C

All Rights Reserved © IC-ON-LINE 2003 - 2022  

[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy]
Mirror Sites :  [www.datasheet.hk]   [www.maxim4u.com]  [www.ic-on-line.cn] [www.ic-on-line.com] [www.ic-on-line.net] [www.alldatasheet.com.cn] [www.gdcy.com]  [www.gdcy.net]


 . . . . .
  We use cookies to deliver the best possible web experience and assist with our advertising efforts. By continuing to use this site, you consent to the use of cookies. For more information on cookies, please take a look at our Privacy Policy. X